## OPAx205 $4-\mu \mathrm{V}, 0.08-\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$, Low-Power, Super Beta, Bipolar, e-trim ${ }^{\text {TM }}$ Op Amps

## 1 Features

- e-trim ${ }^{\text {TM }}$ operational amplifier performance
- Low offset voltage: $25 \mu \mathrm{~V}$ (max), $15 \mu \mathrm{~V}$ (max, high grade)
- Low offset voltage drift: $\pm 0.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ (max), $\pm 0.2 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ (max, high grade)
- Super beta inputs
- Input bias current: 500 pA (max)
- Input current noise: $110 \mathrm{fA} / \sqrt{\mathrm{Hz}}$
- Low noise
-0.1 to $10-\mathrm{Hz}: 0.2 \mu \mathrm{~V}_{\mathrm{PP}}$
- Voltage noise: $7.2 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
- $A_{\text {OL }}, C M R R$, and PSRR: > 126 dB (full temperature range)
- Gain bandwidth product: 3.6 MHz
- Low quiescent current: $240 \mu \mathrm{~A}$ (max)
- Slew rate: $4 \mathrm{~V} / \mu \mathrm{s}$
- Overload power limiter
- Rail-to-rail output
- EMI and RFI filtered inputs
- Wide supply: 4.5 V to 36 V
- Temperature range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- Available in standard grade (OPAx205A) and high grade (OPA2205, preview)
- Available with $\pm 40-\mathrm{V}$ overvoltage protection in the OPA206 and OPA2206


## 2 Applications

- Flow transmitter
- String inverter
- Data acquisition (DAQ)
- Source measurement unit (SMU)
- Lab and field instrumentation
- Battery test
- Analog input module
- Pressure transmitter


## 3 Description

The OPA205, OPA2205, and OPA4205 (OPAx205) are the next generation of the industry-standard OPAx277 family. The OPA206 and OPA2206 are related devices with the same op-amp core, but with the added feature of input overvoltage protection $\pm 40 \vee$ above the supplies. These devices are precision, bipolar e-trim ${ }^{\text {TM }}$ op amps with super-beta inputs. Tl's proprietary trimming technology is used to achieve a typical input offset voltage of $\pm 4 \mu \mathrm{~V}( \pm 2 \mu \mathrm{~V}$, high grade), and a typical input offset voltage drift of $\pm 0.08 \mu \mathrm{~V}( \pm 0.04 \mu \mathrm{~V}$, high grade $)$.
Designed on a bipolar process, the OPAx205 provide $3.6-\mathrm{MHz}$ gain bandwidth for a mere $220 \mu \mathrm{~A}$ of quiescent current. The devices also achieve a low voltage noise density of only $7.2 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ at 1 kHz . The super-beta inputs of the OPAx205 have a very low input bias current of 100 pA (typical) and a current noise density of $110 \mathrm{fA} / \sqrt{\mathrm{Hz}}$.

The high performance of the OPAx205 makes these devices an excellent choice for systems requiring high precision and low power consumption, such as flow and pressure transmitters, portable data acquisition (DAQ) systems, and high-density source measurement units (SMU).

Device Information

| PART NUMBER | CHANNELS | PACKAGE $^{(1)}$ |
| :--- | :--- | :--- |
| OPA205 | Single | $\mathrm{D}($ SOIC, 8) |
| OPA2205 $^{(2)}$ | Dual | $\mathrm{D}($ SOIC, 8) |
|  | Dual | $\mathrm{DGK}($ VSSOP, 8) |
| OPA4205 | Quad | $\mathrm{D}($ SOIC, 14) |
|  | Quad | PW (TSSOP, 14) |

(1) For all available packages, see the package option addendum at the end of the data sheet.
(2) High-grade version is preview (not Production Data).


OPAx205 Offset Voltage Drift


OPA2205 Typical Application

## Table of Contents

1 Features ..... 1
8.2 Functional Block Diagram ..... 22
2 Applications ..... 1
3 Description .....
4 Revision History ..... 2
5 Pin Configuration and Functions. .....  .4
6 Specifications ..... 6
6.1 Absolute Maximum Ratings ..... 6
6.2 ESD Ratings ..... 6
6.3 Recommended Operating Conditions. ..... 6
6.4 Thermal Information: OPA205 ..... 7
6.5 Thermal Information: OPA2205 ..... 7
6.6 Thermal Information: OPA4205 ..... 7
6.7 Electrical Characteristics: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ ..... 8
6.8 Electrical Characteristics: $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$. ..... 10
6.9 Typical Characteristics ..... 12
7 Parameter Measurement Information. ..... 21
7.1 Typical Specifications and Distributions ..... 21
8 Detailed Description ..... 22
8.1 Overview ..... 22
8.3 Feature Description ..... 23
8.4 Device Functional Modes. ..... 24
9 Application and Implementation. ..... 25
9.1 Application Information ..... 25
9.2 Typical Applications. ..... 25
9.3 Power Supply Recommendations ..... 28
9.4 Layout ..... 28
10 Device and Documentation Support ..... 30
10.1 Device Support ..... 30
10.2 Documentation Support. ..... 30
10.3 Receiving Notification of Documentation Updates. ..... 30
10.4 Support Resources ..... 30
10.5 Trademarks ..... 30
10.6 Electrostatic Discharge Caution ..... 30
10.7 Glossary ..... 30
11 Mechanical, Packaging, and Orderable Information ..... 30

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision E (December 2022) to Revision F (March 2023) Page

- Changed title to align with standard-grade device specifications ..... 1
- Added OPA2205 D (SOIC, 8) package and associated content as production data ..... 1
- Added OPA4205 D (SOIC, 14) package and associated content as production data ..... 1
- Changed maximum input bias from $\pm 0.4 \mathrm{nA}$ to $\pm 0.5 \mathrm{nA}$ ..... 21
- Changed offset and offset drift values to match standard-grade device specifications in Detailed Design Description ..... 26
- Changed Figure 9-6 to show correct VS+ connection ..... 29
Changes from Revision D (September 2022) to Revision E (December 2022) ..... Page
- Added OPA4205 TSSOP package and associated content as production data. ..... 1
- Changed typical input offset voltage from $8 \mu \mathrm{~V}$ to $4 \mu \mathrm{~V}$ in Electrical Characteristics ..... 8
- Changed maximum input offset voltage from $50 \mu \mathrm{~V}$ to $25 \mu \mathrm{~V}$ in Electrical Characteristics ..... 8
- Changed maximum input offset voltage over temperature from $80 \mu \mathrm{~V}$ to $55 \mu \mathrm{~V}$ in Electrical Characteristics 8
- Changed typical input offset voltage from $8 \mu \mathrm{~V}$ to $4 \mu \mathrm{~V}$ in Electrical Characteristics ..... 10
- Changed maximum input offset voltage from $50 \mu \mathrm{~V}$ to $25 \mu \mathrm{~V}$ in Electrical Characteristics ..... 10
- Changed maximum input offset voltage over temperature from $80 \mu \mathrm{~V}$ to $55 \mu \mathrm{~V}$ in Electrical Characteristics ..... 10
Changes from Revision C (July 2022) to Revision D (September 2022) ..... Page
- Changed OPA205 (SOIC) from preview to production data (active) ..... 1
Changes from Revision B (August 2021) to Revision C (July 2022) ..... Page
- Added OPA205 D (SOIC) package as advanced information (preview) ..... 1
Changes from Revision A (May 2021) to Revision B (August 2021) ..... Page
- Changed Figure 6-22, Voltage Noise Density vs Frequency, to show voltage noise density instead of current noise density. ..... 12


## Changes from Revision * (April 2020) to Revision A (May 2021)

- Updated the numbering format for tables, figures, and cross-references throughout the document1
- Changed OPA2205 from advanced information (preview) to production data (active)...................................... 1
- Changed both Electrical Characteristics tables to show differentiated performance between OPA2205 (high grade) and OPA2205A (standard grade).


## 5 Pin Configuration and Functions



Figure 5-1. OPA205 D Package, 8-Pin SOIC (Top View)

Table 5-1. Pin Functions: OPA205

| PIN |  | TYPE |  |
| :--- | :---: | :---: | :--- |
| NAME | NO. |  |  |
| +IN | 3 | DESCRIPTION |  |
| $-I N$ | 2 | Input | Noninverting input |
| NC | $1,5,8$ | - | Inverting input |
| OUT | 6 | Output | Output |
| V+ | 7 | - | Positive (highest) power supply |
| V- | 4 | - | Negative (lowest) power supply |



Figure 5-2. OPA2205 DGK Package, 8-Pin VSSOP and D Package, 8-pin SOIC (Top View)
Table 5-2. Pin Functions: OPA2205

| PIN |  | TYPE | DESCRIPTION |  |
| :--- | :---: | :---: | :--- | :---: |
| NAME | NO. |  |  |  |
| +IN A | 3 | Input | Noninverting input, channel A |  |
| -IN A | 2 | Input | Inverting input, channel A |  |
| +IN B | 5 | Input | Noninverting input, channel B |  |
| -IN B | 6 | Input | Inverting input, channel B |  |
| OUT A | 1 | Output | Output, channel A |  |
| OUT B | 7 | Output | Output, channel B |  |
| V+ | 8 | - | Positive (highest) power supply |  |
| V- | 4 | - | Negative (lowest) power supply |  |



Figure 5-3. OPA4205 PW Package, 14-Pin TSSOP and D Package, 14-Pin SOIC (Top View)
Pin Functions: OPA4205

| PIN |  | TYPE |  |
| :--- | :---: | :---: | :--- |
| NAME | NO. |  |  |
| +IN A | 3 | Input | Noninverting input, channel A |
| +IN B | 5 | Input | Noninverting input, channel B |
| +IN C | 10 | Input | Noninverting input, channel C |
| +IN D | 12 | Input | Noninverting input, channel D |
| -IN A | 2 | Input | Inverting input, channel A |
| -IN B | 6 | Input | Inverting input, channel B |
| -IN C | 9 | Input | Inverting input, channel C |
| -IN D | 13 | Input | Inverting input, channel D |
| OUT A | 1 | Output | Output, channel A |
| OUT B | 7 | Output | Output, channel B |
| OUT C | 14 | Output | Output, channel C |
| OUT D | 4 | Output | Output, channel D |
| V+ | 11 | - | Positive (highest) power supply |
| V- | - | Negative (lowest) power supply |  |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)}$

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
(2) Short-circuit to ground, one amplifier per package.

### 6.2 ESD Ratings

|  |  |  | VALUE | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 ${ }^{(1)}$ | $\pm 2000$ | V |
| $V_{\text {(ESD) }}$ | Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 ${ }^{(2))}$ | $\pm 1000$ | V |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|  |  | MIN | NOM | MAX | UNIT |
| :--- | :--- | :--- | ---: | ---: | ---: |
| $\mathrm{V}_{\mathrm{S}}$ | Supply voltage, $\mathrm{V}_{\mathrm{S}}=(\mathrm{V}+)-(\mathrm{V}-)$ | Single supply | 4.5 | V |  |
|  |  | Dual supply | $\pm 2.25$ | $\pm 18$ |  |
| $\mathrm{~T}_{\mathrm{A}}$ | Operating temperature | -40 | ${ }^{\circ} \mathrm{C}$ |  |  |

### 6.4 Thermal Information: OPA205

| THERMAL METRIC ${ }^{(1)}$ |  | OPA205 | UNIT |
| :---: | :---: | :---: | :---: |
|  |  | D (SOIC) |  |
|  |  | 8 PINS |  |
| $\mathrm{R}_{\text {өJA }}$ | Junction-to-ambient thermal resistance | 121.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(top) }}$ | Junction-to-case (top) thermal resistance | 64.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJB }}$ | Junction-to-board thermal resistance | 65.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{\text {JT }}$ | Junction-to-top characterization parameter | 18.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{J B}$ | Junction-to-board characterization parameter | 64.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(bot) }}$ | Junction-to-case (bottom) thermal resistance | N/A | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Thermal Information: OPA2205

| THERMAL METRIC ${ }^{(1)}$ |  | OPA2205 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  |  | D (SOIC) | DGK (VSSOP) |  |
|  |  | 8 PINS | 8 PINS |  |
| $\mathrm{R}_{\text {өJA }}$ | Junction-to-ambient thermal resistance | 126.9 | 175.6 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(top) }}$ | Junction-to-case (top) thermal resistance | 67.1 | 63.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJB }}$ | Junction-to-board thermal resistance | 70.3 | 97.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\psi_{\text {JT }}$ | Junction-to-top characterization parameter | 18.8 | 7.8 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\psi_{\text {JB }}$ | Junction-to-board characterization parameter | 69.5 | 95.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(bot) }}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.6 Thermal Information: OPA4205

| THERMAL METRIC ${ }^{(1)}$ |  | OPA4205 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  |  | D (SOIC) | PW (TSSOP) |  |
|  |  | 14 PINS | 14 PINS |  |
| $\mathrm{R}_{\text {өJA }}$ | Junction-to-ambient thermal resistance | 86.5 | 117.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(top) }}$ | Junction-to-case (top) thermal resistance | 38.5 | 36.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJB }}$ | Junction-to-board thermal resistance | 43.5 | 59.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\psi_{\text {JT }}$ | Junction-to-top characterization parameter | 7.4 | 2.6 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{\text {JB }}$ | Junction-to-board characterization parameter | 42.9 | 58.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {өJC(bot) }}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

[^0]
### 6.7 Electrical Characteristics: $\mathbf{V}_{\mathbf{S}}= \pm 5 \mathrm{~V}$

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{OUT}}=$ midsupply, and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ connected to $\mathrm{V}_{\mathrm{S}} / 2$ (unless otherwise noted)


### 6.7 Electrical Characteristics: $\mathbf{V}_{\mathbf{S}}= \pm 5 \mathrm{~V}$ (continued)

at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{OUT}}=$ midsupply, and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ connected to $\mathrm{V}_{\mathrm{S}} / 2$ (unless otherwise noted)


### 6.8 Electrical Characteristics: $\mathrm{V}_{\mathrm{S}}=\mathbf{\pm 1 5} \mathrm{V}$

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{OUT}}=$ midsupply, and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ connected to $\mathrm{V}_{\mathrm{S}} / 2$ (unless otherwise noted)

| PARAMETER |  | TEST CONDITIONS |  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OFFSET VOLTAGE |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OS}}$ | Input offset voltage | OPA2205 |  |  | $\pm 2$ | $\pm 15$ | $\mu \mathrm{V}$ |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | $\pm 25$ |  |
|  |  | OPAx205A |  |  | $\pm 4$ | $\pm 25$ |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | $\pm 55$ |  |
| $\mathrm{dV}_{\text {OS }} / \mathrm{dT}$ | Input offset voltage drift | OPA2205 | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | $\pm 0.04$ | $\pm 0.2$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
|  |  | OPAx205A | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  | $\pm 0.08$ | $\pm 0.5$ |  |
| PSRR | Power supply rejection ratio | OPA2205,$\mathrm{V}_{\mathrm{S}}= \pm 2.25 \mathrm{~V} \text { to } \pm 18 \mathrm{~V}$ |  |  | $\pm 0.05$ | $\pm 0.25$ | $\mu \mathrm{V} / \mathrm{V}$ |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | $\pm 0.5$ |  |
|  |  | OPAx205A,$\mathrm{V}_{\mathrm{S}}= \pm 2.25 \mathrm{~V} \text { to } \pm 18 \mathrm{~V}$ |  |  | $\pm 0.05$ | $\pm 0.5$ |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1$ |  |  |  |
|  | Channel separation, (dual, quad) | $\mathrm{f}=\mathrm{dc}$ |  |  | 130 |  | dB |
|  |  | $\mathrm{f}=100 \mathrm{kHz}$ |  | 110 |  |  |  |
| INPUT BIAS CURRENT |  |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{B}}$ | Input bias current | OPA2205 |  |  | $\pm 0.1$ | $\pm 0.4$ | nA |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  |  | $\pm 0.6$ |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | $\pm 0.9$ |  |
|  |  | OPAx205A |  |  | $\pm 0.1$ | $\pm 0.5$ |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  |  | $\pm 1$ |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | $\pm 1.2$ |  |
| los | Input offset current |  |  |  | $\pm 0.1$ | $\pm 0.4$ | nA |
|  |  | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |  |  |  | $\pm 0.8$ |  |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  |  | $\pm 0.9$ |  |
| NOISE |  |  |  |  |  |  |  |
| $\mathrm{e}_{\mathrm{n}}$ | Input voltage noise | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |  |  | 0.2 |  | $\mu \mathrm{V}_{\mathrm{PP}}$ |
|  | Input voltage noise density | $\mathrm{f}=10 \mathrm{~Hz}$ |  |  | 7.4 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
|  |  | $\mathrm{f}=100 \mathrm{~Hz}$ |  |  | 7.2 |  |  |
|  |  | $\mathrm{f}=1 \mathrm{kHz}$ |  | 7.2 |  |  |  |
| $\mathrm{i}_{n}$ | Input current noise density | $\mathrm{f}=1 \mathrm{kHz}$ |  | 110 |  |  | $\mathrm{fA} / \sqrt{\mathrm{Hz}}$ |
| INPUT VOLTAGE |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{CM}}$ | Common-mode voltage |  |  | (V-) + 1 |  | $(\mathrm{V}+)-1.4$ | V |
| CMRR | Common-mode rejection ratio | OPA2205,$(\mathrm{V}-)+1 \mathrm{~V}<\mathrm{V}_{\mathrm{CM}}<(\mathrm{V}+)-1.4 \mathrm{~V}$ |  | 126 | 140 |  | dB |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 124 | 140 |  |  |
|  |  | OPAx205A,$(\mathrm{V}-)+1 \mathrm{~V}<\mathrm{V}_{\mathrm{CM}}<(\mathrm{V}+)-1.4 \mathrm{~V}$ |  | 126 | 140 |  |  |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 124 | 140 |  |  |
| INPUT IMPEDANCE |  |  |  |  |  |  |  |
| $Z_{\text {ID }}$ | Differential |  |  |  | 9 \|| 4.4 |  | $\mathrm{M} \Omega \\| \mathrm{pF}$ |
| $Z_{\text {ICM }}$ | Common-mode |  |  |  | \|| 4.3 |  | $\mathrm{G} \Omega \\| \mathrm{pF}$ |

### 6.8 Electrical Characteristics: $\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ (continued)

at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{OUT}}=$ midsupply, and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ connected to $\mathrm{V}_{\mathrm{S}} / 2$ (unless otherwise noted)


SBOS962F - APRIL 2020 - REVISED MARCH 2023

### 6.9 Typical Characteristics

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{OUT}}=$ midsupply, and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ (unless otherwise noted)
Table 6-1. Table of Graphs

| DESCRIPTION | FIGURE |
| :---: | :---: |
| Offset Voltage Production Distribution at $25^{\circ} \mathrm{C}$ | Figure 6-1 |
| Offset Voltage at $125^{\circ} \mathrm{C}$ | Figure 6-2 |
| Offset Voltage at $-40^{\circ} \mathrm{C}$ | Figure 6-3 |
| Offset Voltage vs Temperature | Figure 6-4 |
| Offset Voltage Drift Distribution | Figure 6-5 |
| Offset Voltage vs Output Voltage | Figure 6-6 |
| Offset Voltage vs Power Supply Voltage | Figure 6-7 |
| Power-Supply Rejection Ratio vs Temperature | Figure 6-8 |
| Power-Supply and Common-Mode Rejection Ratio vs Frequency | Figure 6-9 |
| Common-Mode Rejection Ratio vs Temperature | Figure 6-10 |
| Offset Voltage vs Common-Mode Voltage | Figure 6-11 |
| Offset Voltage vs $\mathrm{V}_{\mathrm{CM}}$ at Low Supply | Figure 6-12 |
| Offset Voltage vs $\mathrm{V}_{\mathrm{CM}}$ at High Supply | Figure 6-13 |
| Open-Loop Gain and Phase vs Frequency | Figure 6-14 |
| Open-Loop Gain vs Swing From the Rail | Figure 6-15 |
| Open-Loop Gain vs Temperature | Figure 6-16 |
| Closed-Loop Gain vs Frequency | Figure 6-17 |
| Input Bias Production Distribution | Figure 6-18 |
| Input Bias vs Common-Mode Voltage | Figure 6-19 |
| Input Bias and Input Offset Current vs Temperature | Figure 6-20 |
| Input Offset Current Production Distribution | Figure 6-21 |
| Voltage Noise Density vs Frequency | Figure 6-22 |
| $0.1-\mathrm{Hz}$ to $10-\mathrm{Hz}$ Noise | Figure 6-23 |
| Total Harmonic Distortion + Noise Ratio vs Frequency | Figure 6-24 |
| Total Harmonic Distortion + Noise Ratio vs Output Amplitude | Figure 6-25 |
| Current Noise vs Frequency | Figure 6-26 |
| Maximum Output Voltage vs Frequency | Figure 6-27 |
| Output Voltage Swing vs Output Sourcing Current | Figure 6-28 |
| Output Voltage Swing vs Output Sinking Current | Figure 6-29 |
| Open-Loop Output Impedance vs Frequency | Figure 6-30 |
| No Phase Reversal | Figure 6-31 |
| Small-Signal Overshoot vs Capacitive Load, Gain $=+1$ | Figure 6-32 |
| Small-Signal Overshoot vs Capacitive Load, Gain = -1 | Figure 6-33 |
| Phase Margin vs Capacitive Load | Figure 6-34 |
| Positive Overload Recovery, Gain = -1 | Figure 6-35 |
| Negative Overload Recovery, Gain $=-1$ | Figure 6-36 |
| Settling Time | Figure 6-37 |
| Small-Signal Step Response, Gain $=+1$ | Figure 6-38 |
| Small-Signal Step Response, Gain $=-1$ | Figure 6-39 |
| Large-Signal Step Response, Gain $=+1$ | Figure 6-40 |
| Large-Signal Step Response, Gain $=-1$ | Figure 6-41 |
| Short-Circuit Current vs Temperature | Figure 6-42 |
| Electromagnetic Interference Rejection (EMIRR) | Figure 6-43 |
| Quiescent Current vs Supply Voltage | Figure 6-44 |
| Quiescent Current vs Temperature | Figure 6-45 |

### 6.9 Typical Characteristics (continued)

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{OUT}}=$ midsupply, and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ (unless otherwise noted)


Figure 6-1. Offset Voltage Production Distribution at $\mathbf{2 5}^{\circ} \mathrm{C}$


Figure 6-3. Offset Voltage Distribution at $-40^{\circ} \mathrm{C}$


Figure 6-5. Offset Voltage Drift Distribution


$$
\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}
$$

Figure 6-2. Offset Voltage Distribution at $125^{\circ} \mathrm{C}$


Figure 6-4. Offset Voltage vs Temperature


Figure 6-6. Offset Voltage vs Output Voltage

### 6.9 Typical Characteristics (continued)

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{OUT}}=$ midsupply, and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ (unless otherwise noted)


### 6.9 Typical Characteristics (continued)

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{OUT}}=$ midsupply, and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ (unless otherwise noted)


Figure 6-13. Offset Voltage vs $\mathbf{V}_{\mathbf{C M}}$ at High Supply


Figure 6-15. Open-Loop Gain vs Swing From the Rail


Figure 6-17. Closed-Loop Gain vs Frequency


Figure 6-14. Open-Loop Gain and Phase vs Frequency


Figure 6-16. Open-Loop Gain vs Temperature


Figure 6-18. Input Bias Production Distribution

### 6.9 Typical Characteristics (continued)

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{OUT}}=$ midsupply, and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ (unless otherwise noted)


Figure 6-19. Input Bias vs Common-Mode Voltage


Figure 6-21. Input Offset Current Production Distribution


Figure $6-23.0 .1-\mathrm{Hz}$ to $10-\mathrm{Hz}$ Noise


Figure 6-20. Input Bias and Input Offset Current vs Temperature


Figure 6-22. Voltage Noise Density vs Frequency


Figure 6-24. Total Harmonic Distortion + Noise Ratio vs Frequency

### 6.9 Typical Characteristics (continued)

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{OUT}}=$ midsupply, and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ (unless otherwise noted)


Figure 6-25. Total Harmonic Distortion + Noise Ratio vs Output Amplitude


Figure 6-27. Maximum Output Voltage vs Frequency


Figure 6-29. Output Voltage Swing vs Output Sinking Current


Figure 6-26. Current Noise vs Frequency


Figure 6-28. Output Voltage Swing vs Output Sourcing Current


Figure 6-30. Open-Loop Output Impedance vs Frequency

### 6.9 Typical Characteristics (continued)

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{OUT}}=$ midsupply, and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ (unless otherwise noted)


Figure 6-31. No Phase Reversal


Figure 6-33. Small-Signal Overshoot vs Capacitive Load, Gain $=\mathbf{- 1}$


Figure 6-35. Positive Overload Recovery, Gain = -1


Figure 6-32. Small-Signal Overshoot vs Capacitive Load, Gain = +1


Figure 6-34. Phase Margin vs Capacitive Load


Figure 6-36. Negative Overload Recovery, Gain = -1

### 6.9 Typical Characteristics (continued)

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{OUT}}=$ midsupply, and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ (unless otherwise noted)


Figure 6-37. Settling Time


Figure 6-39. Small-Signal Step Response, Gain = -


Figure 6-41. Large-Signal Step Response, Gain = - 1


Figure 6-38. Small-Signal Step Response, Gain $=\mathbf{+ 1}$


Figure 6-40. Large-Signal Step Response, Gain = +1


Figure 6-42. Short-Circuit Current vs Temperature

### 6.9 Typical Characteristics (continued)

at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{OUT}}=$ midsupply, and $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ (unless otherwise noted)


Figure 6-43. Electromagnetic Interference Rejection


Figure 6-44. Quiescent Current vs Supply Voltage


Figure 6-45. Quiescent Current vs Temperature

## 7 Parameter Measurement Information

### 7.1 Typical Specifications and Distributions

To design a more robust circuit, designers often have questions about a typical specification of an amplifier. As a result of natural variations in process technology and manufacturing procedures, every specification of an amplifier exhibits some amount of deviation from the ideal value, such as the input bias current of an amplifier. These deviations often follow Gaussian (bell curve), or normal distributions. Circuit designers can leverage this information to guard-band their system, even when there is no minimum or maximum specification in the Electrical Characteristics.


Figure 7-1. Ideal Gaussian Distribution
Figure 7-1 shows an example distribution, where $\mu$, is the mean of the distribution, and where $\sigma$, or sigma, is the standard deviation of a system. For a specification that exhibits this kind of distribution, approximately two-thirds ( $68.26 \%$ ) of all units can be expected to have a value within one standard deviation, or one sigma, of the mean (from $\mu-\sigma$ to $\mu+\sigma$ ).

Depending on the specification, values listed in the typical column of Electrical Characteristics are represented in different ways. As a general guideline, if a specification naturally has a nonzero mean (for example, gain bandwidth), then the typical value is equal to the mean ( $\mu$ ). However, if a specification naturally has a mean near zero (for example, input bias current), then the typical value is equal to the mean plus one standard deviation $(\mu+\sigma)$ to most accurately represent the typical value.
Use this chart to calculate the approximate probability of a specification in a unit. For example, the OPAx205 typical input bias current is $\pm 0.1 \mathrm{nA}$; therefore, $68.2 \%$ of all devices are expected to have an input bias from $\pm 0.1 \mathrm{nA}$. At $4 \sigma, 99.9937 \%$ of the distribution has an input bias less than $\pm 0.28 \mathrm{nA}$, which means that $0.0063 \%$ of the population is outside of these limits, and corresponds to approximately 1 in 15,873 units.

Units that are found to exceed any tested minimum or maximum specifications are removed from production material. For example, the OPAx205 have a maximum input bias of $\pm 0.5 \mathrm{nA}$ at $25^{\circ} \mathrm{C}$. Although this value corresponds to approximately $6 \sigma$ (approximately 1 in 500 million units), TI removes any unit with a larger input bias from production material.

For specifications with no value in the minimum or maximum column, consider selecting a sigma value of sufficient guard band for your application, and design worst-case conditions using this value. Use this information to only estimate the performance of a device.

## 8 Detailed Description

### 8.1 Overview

The OPAx205 are the first 36 -V bipolar, e-trim operational amplifiers that uses a package-level offset trim to minimize the offset voltage and offset voltage drift introduced during the manufacturing process. This trim is performed after the device has been assembled to remove any offset errors introduced throughout the manufacturing process, and trim communication is disabled afterward. These devices also feature super-beta inputs that decrease the input bias current and input current noise.
The following section shows the simplified diagram of the OPAx205.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

### 8.3.1 Input Offset Trimming

The OPAx205 are the industry's first e-trim operational amplifiers built on a bipolar process. The input offset voltage of an amplifier is determined by the inherent mismatch between the input transistors. The offset can be minimized using laser-trimming performed during the manufacturing process while the devices are still in the bare silicon form. However, when the silicon is packaged, the packaging process introduces additional offset due to mechanic stresses. Tl's new trimming processes are used to trim the offset after the packaging process is complete to minimize both inherent and package-induced offsets. After trimming, communication is disabled to make sure the amplifiers operate properly in the final system.

A comparison between production offset values for the industry-popular, laser-trimmed OPA2277 and the OPAx205 proprietary trim can be seen in Figure 8-1 and Figure 8-2.


Figure 8-1. OPA2277 Laser-Trimmed Operational Amplifier Offset


Figure 8-2. OPAx205 e-trim ${ }^{\text {TM }}$ Operational Amplifier Offset

The OPAx205 are also trimmed at two temperatures to minimize the input offset voltage drift over temperature. The final performance of the offset drift can be seen in Figure 8-3.


Figure 8-3. OPAx205 e-trim ${ }^{\text {TM }}$ Operational Amplifier Drift

SBOS962F - APRIL 2020 - REVISED MARCH 2023

### 8.3.2 Lower Input Bias With Super-Beta Inputs

The OPAx205 have a super-beta input transistor architecture. In a transistor, the beta value is the ratio between the current flowing into the base and the current flowing from the collector to the emitter. A super-beta transistor is one where the beta value has been increased from several hundred to thousands. In a bipolar amplifier, the input bias current is the current flowing into the base of the input transistor pair, as well as a small leakage current that flows through the ESD diodes. A super-beta input reduces the input bias current of the amplifier. In addition, the super-beta inputs lower the input current noise that is directly related to the input bias current of the device. A comparison between the input bias current of the OPA2277 and the OPAx205 super-beta input bias currents can be seen in Figure 8-4 and Figure 8-5.


### 8.3.3 Overload Power Limiter

In many bipolar-based amplifiers, the output stage of the amplifier can draw significant (several milliamperes) of quiescent current if the output voltage becomes clipped (that is, the output voltage becomes limited by the negative or positive supply voltage). This condition can cause the system to enter a high-power consumption state, and potentially cause oscillations between the power supply and signal chain. The OPAx205 have an advanced output stage design that eliminates this problem. When the output voltage reaches either supply ( $\mathrm{V}+$ or $\mathrm{V}-$ ), there is virtually no additional current consumption from the nominal quiescent current. This feature helps eliminate any potential system problems when the signal chain is disrupted by large external transient voltage.

### 8.3.4 EMI Rejection

The OPAx205 use integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI from sources, such as wireless communications and densely populated boards with a mix of analog signal chain and digital components. EMI immunity can be improved through circuit design techniques that improve the system performance. Additional information can be found in the EMI Rejection Ratio of Operation Amplifiers application report.

### 8.4 Device Functional Modes

The OPAx205 have a single functional mode and are operational with any supply between $4.5 \mathrm{~V}( \pm 2.25 \mathrm{~V})$ and $36 \mathrm{~V}( \pm 18 \mathrm{~V})$.

## 9 Application and Implementation

## Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. Tl's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The OPAx205 are unity-gain stable operational amplifiers with very low offset voltage, offset voltage drift, voltage noise, current noise and power consumption. These features make this device family a great choice for a variety of space-constrained and power-constrained systems.

### 9.2 Typical Applications

### 9.2.1 High-Precision Signal-Chain Input Buffer

A common application for the OPAx205 is an input buffer for the signal chain of a data acquisition (DAQ) or field instrumentation system. This amplifier family is selected because of the low offset and drift that maintain system accuracy across a variety of operating conditions. The low power consumption of the OPAx205 enables the device to be used in battery-operated or high-density applications, where thermal dissipation is difficult. The low $1 / \mathrm{f}$ (flicker) noise and broadband noise allow for higher-accuracy signal chains, such as those using a 24 -bit delta-sigma analog-to-digital converter (ADC). If a higher sampling rate is needed, the OPAx205 can be paired with a fully differential amplifier, such as the THP210, to drive the ADC inputs. Figure 9-1 shows the OPA2205 configured as an input buffer to a differential ADC driver.


Figure 9-1. OPA2205 Configured as a DAQ Input Buffer

### 9.2.1.1 Design Requirements

The design requirements for this application are:

- Input range: $\pm 10 \mathrm{~V}$
- Input frequency: 10 kHz
- Output voltage: $\pm 3.3 \mathrm{~V}$
- Quiescent current: < 1.5 mA


### 9.2.1.2 Detailed Design Procedure

In this application, the input signal ranges from -10 V to +10 V with a frequency of up to 10 kHz . Because of possible portable-use cases for this data acquisition system (DAQ), low power consumption is required to minimize battery drain and thermal dissipation requirements.

To maintain high system accuracy the OPA2205 is selected as input buffers. This device is selected because of the high dc precision ( $4 \mu \mathrm{~V}$ offset and $0.08 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ offset drift), low flicker noise ( $0.2 \mu \mathrm{Vpp}$ ), and low quiescent current ( $220 \mu \mathrm{~A}$ ). The buffers are followed by a high-precision, fully differential amplifier such as the THP210, which is capable of accurately driving a 24 -bit, fully differential ADC such as the ADS127L01.

### 9.2.1.3 Application Curves

The gain plot for this system can be seen in Figure $9-2$. This plot shows proper attenuation of the $\pm 10-\mathrm{V}$ signal to the target $\pm 3.3$-V output, and adequate bandwidth to support the input frequency range.


Figure 9-2. Gain Plot of DAQ Front End

### 9.2.2 Discrete, Two-Op-Amp Instrumentation Amplifier

Figure 9-3 shows the OPA2205 configured as a two-op-amp, discrete instrumentation amplifier. This configuration allows for a differential signal measurement, such as the signal from a load cell, with higher input impedance to the signal chain than most monolithic instrumentation amplifiers. The strong ac and dc performance of the OPA2205 enables high accuracy measurements.


Figure 9-3. OPA2205 Configured as a Two-Op-Amp, Discrete Instrumentation Amplifier

### 9.2.3 Second-Order Low-Pass Filter

The OPAx205 has a very-low broadband voltage noise of only $7.2 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ and flicker noise of $0.2 \mu \mathrm{~V}_{\mathrm{PP}}$ given the low power consumption of only $220 \mu \mathrm{~A}$, making this device an excellent choice for low-power filter applications. Figure $9-4$ is an example of one channel of the OPAx205 configured as a second-order low-pass filter with a cutoff frequency of 50 kHz .


Figure 9-4. Second-Order Low-Pass Filter

### 9.3 Power Supply Recommendations

The OPAx205 operate with a power supply between 4.5 V to $36 \mathrm{~V}( \pm 2.25 \mathrm{~V}$ to $\pm 18 \mathrm{~V})$. Parameters that can exhibit significant variance with regard to operating voltage are presented in Section 6.9.

Place $0.1-\mu \mathrm{F}$ bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see Section 9.4.1.

### 9.4 Layout

### 9.4.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Connect low-ESR, $0.1-\mu \mathrm{F}$ ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from $\mathrm{V}+$ to ground is applicable for single-supply applications. Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as through the individual op amp. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
- Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current. Separate grounding for analog and digital portions of circuitry is one of the simplest and most effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. As shown in Figure 9-5, keep RF and RG close to the inverting input to minimize parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- Clean the PCB following board assembly for best performance.
- Any precision integrated circuit can experience performance shifts due to moisture ingress into the plastic package. After any aqueous PCB cleaning process, bake the PCB assembly to remove moisture introduced into the device packaging during the cleaning process. A low-temperature, post-cleaning bake at $85^{\circ} \mathrm{C}$ for 30 minutes is sufficient for most circumstances.


### 9.4.2 Layout Example



Figure 9-5. Schematic Representation


Figure 9-6. Operational Amplifier Board Layout for Noninverting Configuration

SBOS962F - APRIL 2020 - REVISED MARCH 2023

## 10 Device and Documentation Support

### 10.1 Device Support

### 10.1.1 Development Support

The following evaluation modules are available:

- DIP-ADAPTER-EVM
- DIYAMP-EVM


### 10.1.1.1 PSpice $^{\circledR}$ for TI

PSpice ${ }^{\circledR}$ for TI is a design and simulation environment that helps evaluate performance of analog circuits. Create subsystem designs and prototype solutions before committing to layout and fabrication, reducing development cost and time to market.

### 10.2 Documentation Support

### 10.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, DIP-ADAPTER-EVM user's guide
- Texas Instruments, DIYAMP-SOIC-EVM user's guide


### 10.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Subscribe to updates to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 10.4 Support Resources

TI E2E ${ }^{\text {TM }}$ support forums are an engineer's go-to source for fast, verified answers and design help - straight from the experts. Search existing answers or ask your own question to get the quick design help you need.
Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect Tl's views; see TI's Terms of Use.

### 10.5 Trademarks

e-trim ${ }^{\text {TM }}$ and TI E2E ${ }^{\text {TM }}$ are trademarks of Texas Instruments.
PSpice ${ }^{\circledR}$ is a registered trademark of Cadence Design Systems, Inc.
All trademarks are the property of their respective owners.

### 10.6 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Texas

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA205ADR | ACTIVE | SOIC | D | 8 | 3000 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OP205A | Samples |
| OPA205ADT | ACTIVE | SOIC | D | 8 | 250 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OP205A | Samples |
| OPA2205ADGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 22A5 | Samples |
| OPA2205ADGKT | ACTIVE | VSSOP | DGK | 8 | 250 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 22A5 | Samples |
| OPA2205ADR | ACTIVE | SOIC | D | 8 | 3000 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 2205A | Samples |
| OPA2205ADT | ACTIVE | SOIC | D | 8 | 250 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 2205A | Samples |
| OPA4205ADR | ACTIVE | SOIC | D | 14 | 3000 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OPA4205A | Samples |
| OPA4205ADT | ACTIVE | SOIC | D | 14 | 250 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OPA4205A | Samples |
| OPA4205APWR | ACTIVE | TSSOP | PW | 14 | 3000 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OP4205A | Samples |
| OPA4205APWT | ACTIVE | TSSOP | PW | 14 | 250 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OP4205A | Samples |
| XOPA205ADR | ACTIVE | SOIC | D | 8 | 3000 | TBD | Call TI | Call TI | -40 to 125 |  | Samples |
| XOPA2205DGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | TBD | Call TI | Call TI | -40 to 125 |  | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free"
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION



TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :--- | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

L Reel Width (W1)
QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA205ADR | SOIC | D | 8 | 3000 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |
| OPA205ADT | SOIC | D | 8 | 250 | 180.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |
| OPA2205ADGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| OPA2205ADGKT | VSSOP | DGK | 8 | 250 | 180.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 |
| OPA2205ADR | SOIC | D | 8 | 3000 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |
| OPA2205ADT | SOIC | D | 8 | 250 | 180.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |
| OPA4205ADR | SOIC | D | 14 | 3000 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 |
| OPA4205ADT | SOIC | D | 14 | 250 | 180.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 |
| OPA4205APWR | TSSOP | PW | 14 | 3000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 |
| OPA4205APWT | TSSOP | PW | 14 | 250 | 180.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA205ADR | SOIC | D | 8 | 3000 | 356.0 | 356.0 | 35.0 |
| OPA205ADT | SOIC | D | 8 | 250 | 210.0 | 185.0 | 35.0 |
| OPA2205ADGKR | VSSOP | DGK | 8 | 2500 | 356.0 | 356.0 | 35.0 |
| OPA2205ADGKT | VSSOP | DGK | 8 | 250 | 210.0 | 185.0 | 35.0 |
| OPA2205ADR | SOIC | D | 8 | 3000 | 356.0 | 356.0 | 35.0 |
| OPA2205ADT | SOIC | D | 8 | 250 | 210.0 | 185.0 | 35.0 |
| OPA4205ADR | SOIC | D | 14 | 3000 | 356.0 | 356.0 | 35.0 |
| OPA4205ADT | SOIC | D | 14 | 250 | 210.0 | 185.0 | 35.0 |
| OPA4205APWR | TSSOP | PW | 14 | 3000 | 356.0 | 356.0 | 35.0 |
| OPA4205APWT | TSSOP | PW | 14 | 250 | 210.0 | 185.0 | 35.0 |

D (R-PDSO-G14)
PLASTIC SMALL OUTLINE


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed $0.006(0,15)$ each side.
(D) Body width does not include interlead flash. Interlead flash shall not exceed $0.017(0,43)$ each side.
E. Reference JEDEC MS-012 variation AB.


NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
(D) Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
E. Falls within JEDEC MO-153


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.


NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed . 006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
E. Falls within JEDEC MO-187 variation AA, except interlead flash.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated


[^0]:    (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

