- 2-V to 6-V Operation
- Fully Static Operation
- Buffered Inputs
- Common Reset
- Positive-Edge Clocking
- Balanced Propagation Delay and Transition Times
- High Noise Immunity: N<sub>IL</sub> = 30%, N<sub>IH</sub> = 30% of V<sub>CC</sub> at V<sub>CC</sub> = 5 V
- Packaged in Ceramic (F) DIP Package and Also Available in Chip Form (H)

| F PACKAGE<br>(TOP VIEW)                |                                                      |                                             |                                                                               |  |  |  |  |  |  |
|----------------------------------------|------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------|--|--|--|--|--|--|
| 5<br>1<br>0<br>2<br>6<br>7<br>3<br>GND | [ 1<br>[ 2<br>[ 3<br>[ 4<br>[ 5<br>[ 6<br>[ 7<br>[ 8 | 16<br>15<br>14<br>13<br>12<br>11<br>10<br>9 | ] V <sub>CC</sub><br>] MR<br>] <u>CP</u><br>] CE<br>] TC<br>] 9<br>] 4<br>] 8 |  |  |  |  |  |  |
|                                        |                                                      |                                             |                                                                               |  |  |  |  |  |  |

### description

The CD54HC4017 is a high-speed silicon-gate CMOS 5-stage Johnson counter with ten decoded outputs. Each decoded output normally is low and sequentially goes high on the low-to-high transition of the clock (CP) input. Each output stays high for one clock period of the ten-clock-period cycle. The terminal count (TC) output transitions low to high after output ten (9) goes low, and can be used in conjunction with the clock enable (CE) input to cascade several stages. CE disables counting when in the high state. The master reset (MR) input, when taken high, sets all the decoded outputs, except 0, to low.

The CD54HC4017 is characterized for operation over the full military temperature range of -55°C to 125°C.

| T ONOTION TABLE |              |    |                           |  |  |  |  |  |  |
|-----------------|--------------|----|---------------------------|--|--|--|--|--|--|
|                 | INPUTS       |    |                           |  |  |  |  |  |  |
| СР              | CE           | MR | OUTPUT STATE <sup>†</sup> |  |  |  |  |  |  |
| L               | Х            | L  | No change                 |  |  |  |  |  |  |
| Х               | Н            | L  | No change                 |  |  |  |  |  |  |
| х               | х            | Н  | 0 = H<br>1–9 = L          |  |  |  |  |  |  |
| $\uparrow$      | L            | L  | Increments counter        |  |  |  |  |  |  |
| $\downarrow$    | Х            | L  | No change                 |  |  |  |  |  |  |
| Х               | $\uparrow$   | L  | No change                 |  |  |  |  |  |  |
| Н               | $\downarrow$ | L  | Increments counter        |  |  |  |  |  |  |
| +               |              |    |                           |  |  |  |  |  |  |

FUNCTION TABLE

<sup>†</sup> If n < 5, TC = H; otherwise, TC = L.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright  $\ensuremath{\textcircled{}}$  1999, Texas Instruments Incorporated

### CD54HC4017 **DECADE COUNTER/DIVIDER** WITH TEN DECODED OUTPUTS SGDS011 - MAY 1999

## logic diagram (positive logic)





SGDS011 - MAY 1999

### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                                                     | –0.5 V to 7 V  |
|-----------------------------------------------------------------------------------------------------------|----------------|
| Input clamp current, $I_{IK}$ ( $V_I < 0$ V or $V_I > V_{CC}$ )                                           | ±20 mA         |
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 V or V <sub>O</sub> > V <sub>CC</sub> )                | ±20 mA         |
| Continuous output current, each output pin, $I_O (V_O > -0.5 \text{ V or } V_O < V_{CC} + 0.5 \text{ V})$ | ±25 mA         |
| V <sub>CC</sub> or ground current, I <sub>CC</sub>                                                        |                |
| Storage temperature range, T <sub>stg</sub>                                                               | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### recommended operating (see Note 1)

|     |                                       |                         | MIN  | MAX  | UNIT |
|-----|---------------------------------------|-------------------------|------|------|------|
| Vcc | Supply voltage                        |                         | 2    | 6    | V    |
|     |                                       | 1.5                     |      |      |      |
| ViH | High-level input voltage              | $V_{CC} = 4.5 V$        | 3.15 |      | V    |
|     |                                       | V <sub>CC</sub> = 6 V   | 4.2  |      |      |
|     |                                       | 0                       | 0.5  |      |      |
| VIL | Low-level input voltage               | V <sub>CC</sub> = 4.5 V | 0    | 1.35 |      |
|     |                                       | V <sub>CC</sub> = 6 V   | 0    | 1.8  |      |
| VI  | Input voltage                         |                         | 0    | VCC  | V    |
| VO  | Output voltage                        |                         | 0    | VCC  | V    |
|     |                                       | $V_{CC} = 2 V$          | 0    | 1000 |      |
| tt  | Input transition (rise and fall) time | $V_{CC} = 4.5 V$        | 0    | 500  | ns   |
|     |                                       | V <sub>CC</sub> = 6 V   | 0    | 400  |      |
| Тд  | Operating free-air temperature        |                         | -55  | 125  | °C   |

NOTE 1: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to TI application report Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|     | PARAMETER TEST CONDITIONS |                                     |                            | Vaa        | T <sub>A</sub> = 2 | 5°C  | MIN    | мах   | UNIT |  |
|-----|---------------------------|-------------------------------------|----------------------------|------------|--------------------|------|--------|-------|------|--|
|     | ARAIVIETER                | IEST CO                             | JNDITION3                  | Vcc        | MIN                | MAX  | IVIIIN | WIAA  | UNIT |  |
|     |                           |                                     |                            | 2 V        | 1.9                |      | 1.9    |       |      |  |
| Vон | CMOS loads                | $V_I = V_{IH} \text{ or } V_{IL},$  | I <sub>OH</sub> = -0.02 mA | 4.5 V      | 4.4                |      | 4.4    |       |      |  |
|     |                           |                                     |                            | 6 V        | 5.9                |      | 5.9    |       | V    |  |
|     | TTL loads                 | $\lambda = \lambda = 0$             | I <sub>OH</sub> = -4 mA    | 4.5 V      | 3.98               |      | 3.7    |       |      |  |
|     | TTL IDads                 | $V_{I} = V_{IH} \text{ or } V_{IL}$ | I <sub>OH</sub> = -5.2 mA  | 6 V        | 5.48               |      | 5.2    |       |      |  |
|     | CMOS loads                | $V_I = V_{IH} \text{ or } V_{IL},$  | I <sub>OL</sub> = 0.02 mA  | 2 V        |                    | 0.1  |        | 0.1   |      |  |
|     |                           |                                     |                            | 4.5 V      |                    | 0.1  |        | 0.1   |      |  |
| VOL |                           |                                     |                            | 6 V        |                    | 0.1  |        | 0.1   | V    |  |
|     |                           | $\lambda = \lambda = 0$             | I <sub>OL</sub> = 4 mA     | 4.5 V      |                    | 0.26 |        | 0.4   |      |  |
|     |                           | $V_I = V_{IH} \text{ or } V_{IL}$   | I <sub>OL</sub> = 5.2 mA   | 6 V        |                    | 0.26 |        | 0.4   |      |  |
| Ц   |                           | $V_{I} = V_{CC} \text{ or } 0$      |                            | 6 V        |                    | ±100 |        | ±1000 | nA   |  |
| ICC |                           | $V_{I} = V_{CC} \text{ or } 0,$     | IO = 0                     | 6 V        |                    | 8    |        | 160   | μA   |  |
| Ci  |                           |                                     |                            | 2 V to 6 V |                    | 10   |        | 10    | pF   |  |



SGDS011 - MAY 1999

### timing requirements over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER               |       | V     | T <sub>A</sub> = 2 | 25°C | MIN | MAX | UNIT |
|-----------------|-------------------------|-------|-------|--------------------|------|-----|-----|------|
|                 | PARAMEIER               |       | Vcc   | MIN                | MAX  |     | MAX | UNIT |
|                 |                         |       | 2 V   |                    | 6    |     | 4   |      |
| fclock          | Maximum clock frequency |       | 4.5 V |                    | 30   |     | 20  | MHz  |
|                 |                         |       | 6 V   |                    | 35   |     | 23  |      |
|                 |                         |       | 2 V   | 80                 |      | 120 |     |      |
| tw              |                         | СР    | 4.5 V | 16                 |      | 24  |     |      |
|                 | Pulse duration          |       | 6 V   | 14                 |      | 20  |     |      |
|                 | Pulse duration          |       | 2 V   | 80                 |      | 120 |     | ns   |
|                 |                         | MR    | 4.5 V | 16                 |      | 24  |     |      |
|                 |                         | 6 V   | 14    |                    | 20   |     |     |      |
|                 |                         | 2 V   | 75    |                    | 110  |     |     |      |
| t <sub>su</sub> | Setup time, CE to CP    |       | 4.5 V | 15                 |      | 22  |     | ns   |
|                 |                         |       | 6 V   | 13                 |      | 19  |     |      |
|                 |                         |       | 2 V   | 0                  |      | 0   |     |      |
| th              | Hold time, CE to CP     | 4.5 V | 0     |                    | 0    |     | ns  |      |
|                 |                         | 6 V   | 0     |                    | 0    |     |     |      |
|                 |                         | 2 V   | 5     |                    | 5    |     | ns  |      |
| trem            | Removal time, MR        | 4.5 V | 5     |                    | 5    |     |     |      |
|                 |                         | 6 V   | 5     |                    | 5    |     |     |      |



SGDS011 - MAY 1999

timing requirements





# CD54HC4017 DECADE COUNTER/DIVIDER WITH TEN DECODED OUTPUTS SGDS011 – MAY 1999

# switching characteristics, $C_L$ = 50 pF, $T_A$ = 25°C (see Figures 1 and 2)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | Vcc   | T <sub>A</sub> = 25°C |     | T <sub>A</sub> = −55°C<br>TO 125°C |     | UNIT |
|------------------|-----------------|----------------|-------|-----------------------|-----|------------------------------------|-----|------|
|                  | (INFOT)         | (001F01)       |       | MIN                   | MAX | MIN                                | MAX |      |
|                  |                 |                | 2 V   | 6                     |     | 4                                  |     |      |
| <sup>f</sup> max |                 |                | 4.5 V | 20                    |     | 20                                 |     | MHz  |
|                  |                 |                | 6 V   | 35                    |     | 23                                 |     |      |
|                  |                 |                | 2 V   |                       | 230 |                                    | 345 |      |
| <sup>t</sup> pd  |                 | Any output     | 4.5 V |                       | 46  |                                    | 69  | ns   |
|                  | СР              |                | 6 V   |                       | 39  |                                    | 59  |      |
|                  | 0F              |                | 2 V   |                       | 230 |                                    | 345 | ns   |
| <sup>t</sup> pd  |                 | тс             | 4.5 V |                       | 46  |                                    | 69  |      |
|                  |                 |                | 6 V   |                       | 39  |                                    | 59  |      |
|                  |                 | Any output     | 2 V   |                       | 250 |                                    | 375 | ns   |
| <sup>t</sup> pd  |                 |                | 4.5 V |                       | 50  |                                    | 75  |      |
|                  | CE              |                | 6 V   |                       | 43  |                                    | 64  |      |
|                  | CE              | тс             | 2 V   |                       | 250 |                                    | 375 |      |
| <sup>t</sup> pd  |                 |                | 4.5 V |                       | 50  |                                    | 75  |      |
|                  |                 |                | 6 V   |                       | 43  |                                    | 64  |      |
|                  |                 |                | 2 V   |                       | 230 |                                    | 345 |      |
| <sup>t</sup> pd  |                 | Any output     | 4.5 V |                       | 46  |                                    | 69  | ns   |
|                  |                 |                | 6 V   |                       | 39  |                                    | 59  |      |
|                  | MR              |                | 2 V   |                       | 230 |                                    | 345 | ns   |
| <sup>t</sup> pd  |                 | тс             | 4.5 V |                       | 46  |                                    | 69  |      |
| ·                |                 |                | 6 V   |                       | 39  |                                    | 59  |      |

## operating characteristics

|     | PARAMETER                     | TEST CONDITIONS | TYP | UNIT |
|-----|-------------------------------|-----------------|-----|------|
| Cpd | Power dissipation capacitance | No load         | 39  | pF   |



### PARAMETER MEASUREMENT INFORMATION



- C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub> = 6 ns.
- D. The outputs are measured one at a time with one input transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

Figure 1. Load Circuit and Voltage Waveforms



SGDS011 - MAY 1999











### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)    | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|----------------------|--------------|----------------------------|---------|
|                  |               |              |                    |      |                |                     | (6)                           |                      |              |                            |         |
| 8601101EA        | ACTIVE        | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type   | -55 to 125   | 8601101EA<br>CD54HC4017F3A | Samples |
| CD54HC4017F3A    | ACTIVE        | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type   | -55 to 125   | 8601101EA<br>CD54HC4017F3A | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



#### OTHER QUALIFIED VERSIONS OF CD54HC4017 :

• Catalog : CD74HC4017

- Automotive : CD74HC4017-Q1
- Enhanced Product : CD74HC4017-EP

#### NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications

J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated